







SEM III

**CS8351** 

DIGITAL PRINCIPLES AND SYSTEM DESIGN (COMMON TO CSE&IT)

UNIT No. 3

3.2 STORAGE ELEMENTS :LATCHES,FLIP-LOPS













Latches and flip flops are the basic elements and these are used to store information. One flip flop and latch can store one bit of data. The main difference between the latches and flip flops is that, a latch checks input continuously and changes the output whenever there is a change in input. But, flip flop is a combination of latch and clock that continuously checks input and changes the output time adjusted by the clock.

- Flip flop is a data storage device
- Stored data can be changed by varying input data
- Flip flops and latches are the fundamental building blocks of digital electronic system
- Basic difference between latch and flip flop is a gating

or clocking mechanism

- > There are four types of flip flops
- ➤ 1. SR flip flop
- ➤ 2. JK flip flop
- > 3. D flip flop
- ➤ 4. T flip flop

| LATCHES                                                                     | FLIP FLOPS                                                                                               |  |
|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|
| Latches can be build from logic gates                                       | Flip flops can be build from latches                                                                     |  |
| Based on enable function input                                              | Based on clock pulses                                                                                    |  |
| Latches continuously checks its input and change its output correspondingly | Continuously checks its input<br>and changes its output only at<br>times determined by clocking<br>pulse |  |

### SR latch using NOR and NAND gates







Two inputs SET and RESET

Two output's Q and Q'

### Case-1:S'=R'=1(S=R=0)

If Q = 1, Q and R' inputs for 2nd NAND gate are both 1.

If Q = 0, Q and R' inputs for 2nd NAND gate are 0 and 1 respectively.

#### Case-2: S'=0, R'=1 (S=1, R=0)

As S'=0, the output of 1st NAND gate, Q = 1(SET state). In 2nd NAND gate, as Q and R' inputs are 1, Q'=0.

#### Case-3: S'=1, R'=0 (S=0, R=1) –

As R'=0, the output of 2nd NAND gate, Q' = 1. In 1st NAND gate, as Q and S' inputs are 1, Q=0(**RESET state**).

#### Case-4: S' = R' = 0 (S = R = 1) -

When S=R=1, both Q and Q' becomes 1 which is not allowed. So, the input condition is prohibited.

| S | R | Q          | Q'         |
|---|---|------------|------------|
| 0 | 0 | Q          | Q'         |
| 0 | 1 | 0          | 1          |
| 1 | 0 | 1          | 0          |
| 1 | 1 | indefinite | indefinite |

### SR flip flop using NAND gate









### Truth Table

| Clk        | S | R | Q          | Q'         |
|------------|---|---|------------|------------|
| <b>↑</b>   | 0 | 0 | Q          | Q'         |
| $\uparrow$ | 0 | 1 | 0          | 1          |
| <b>↑</b>   | 1 | 0 | 1          | 0          |
| <b>↑</b>   | 1 | 1 | indefinite | indefinite |

### Characteristics Table

| Q(present state) | S | R | $\mathbf{Q}_{n+1}$ (next state) |
|------------------|---|---|---------------------------------|
| 0                | 0 | 0 | 0                               |
| 0                | 0 | 1 | 0                               |
| 0                | 1 | 0 | 1                               |
| 0                | 1 | 1 | Indetermina<br>te               |
| 1                | 0 | 0 | 1                               |
| 1                | 0 | 1 | 0                               |
| 1                | 1 | 0 | 1                               |
| 1                | 1 | 1 | Indetermina<br>te               |

## **Excitation Table**

| Q | $ar{Q}$ | S | R |
|---|---------|---|---|
| 0 | 0       | 0 | d |
| 0 | 1       | 1 | 0 |
| 1 | 0       | 0 | 1 |
| 1 | 1       | d | 0 |



Characteristic equation  $Q_{n+1}$ =S+ $Q_n$ R

# JK FLIP FLOP









Logic Symbol

Truth Table

| Clk      | J | K | Q  | Q' |
|----------|---|---|----|----|
| <b>↑</b> | 0 | 0 | Q  | Q' |
| <b>↑</b> | 0 | 1 | 0  | 1  |
| <b>↑</b> | 1 | 0 | 1  | 0  |
| <b>↑</b> | 1 | 1 | Q' | Q  |

## Characteristics Table

| Clk      | Q | J | K | $Q_{n+1}$ |
|----------|---|---|---|-----------|
| 1        | 0 | 0 | 0 | 0         |
| 1        | 0 | 0 | 1 | 0         |
| <b>↑</b> | 0 | 1 | 0 | 1         |
| <b>↑</b> | 0 | 1 | 1 | 1         |
| <b>↑</b> | 1 | 0 | 0 | 1         |
| <b>↑</b> | 1 | 0 | 1 | 0         |
| <b>↑</b> | 1 | 1 | 0 | 1         |
| 1        | 1 | 1 | 1 | 0         |









### **Excitation Table**

| Qn | $Q_{n+1}$ | J | K |
|----|-----------|---|---|
| 0  | 0         | 0 | d |
| 0  | 1         | 1 | d |
| 1  | 0         | d | 1 |
| 1  | 1         | d | 0 |

## **D FLIP FLOP**

The **D Flip Flop** is by far the most important of the clocked flip-flops as it ensures that ensures that inputs S and R are never equal to one at the same time.







## Characteristic Table

| Q(present state) | D | $Q_{n+1}(next state)$ |
|------------------|---|-----------------------|
| 0                | 0 | 0                     |
| 0                | 1 | 1                     |
| 1                | 0 | 0                     |
| 1                | 1 | 1                     |

## Truth Table

| Clk      | D | Q <sub>n+1</sub> |
|----------|---|------------------|
| <b>↑</b> | 0 | 0                |
| <b>↑</b> | 1 | 1                |

## **Excitation Table**

| Q(present<br>state) | Q <sub>n + 1</sub> (next<br>state) | D |
|---------------------|------------------------------------|---|
| 0                   | 0                                  | 0 |
| 0                   | 1                                  | 1 |
| 1                   | 0                                  | 0 |
| 1                   | 1                                  | 1 |

# ${\bf Characteristics}\,{\bf Equation}$

$$Q_{n+1} = D$$

# The master Slave D flip flop circuit









We can see from above that on the leading edge of the clock pulse the master flip-flop will be loading data from the data D input, therefore the master is "ON". With the trailing edge of the clock pulse the slave flip-flop is loading data, i.e. the slave is "ON". Then there will always be one flip-flop "ON" and the other "OFF" but never both the master and slave "ON" at the same time. Therefore, the output Q acquires the value of D, only when one complete pulse, ie, 0-1-0 is applied to the clock input.

# T flip flop









## Characteristic Table

| Q | T | $Q_{n+1}$ |
|---|---|-----------|
| 0 | 0 | 0         |
| 0 | 1 | 1         |
| 1 | 0 | 1         |
| 1 | 1 | 0         |

## Truth Table

| Clk      | T | Q <sub>n+1</sub> |
|----------|---|------------------|
| <b>↑</b> | 0 | Q                |
| <b>↑</b> | 1 | Q'               |

## **Excitation Table**

| Qn | Q <sub>n+1</sub> | T |
|----|------------------|---|
| 0  | 0                | 0 |
| 0  | 1                | 1 |
| 1  | 0                | 1 |
| 1  | 1                | 0 |

Charcteristic Equation  $Q_{n+1} = T'Q_n + Q_n'T$ 

# Edge triggering and level triggering



# Negative Edge Triggering

When a flip flop is required to respond during the HIGH to LOW transition state, a NEGATIVE edge triggering method is used.. It is mainly identified from the clock input lead along with a low-state indicator and a triangle. Take a look at the symbolic representation shown below.



# Positive Edge Triggering

When a flip flop is required to respond at a LOW to HIGH transition state, POSITIVE edge triggering method is used. It is mainly identified from the clock input lead along with a triangle. Take a look at the symbolic representation shown below.





# High Level Triggering

When a flip flop is required to respond at its HIGH state, a HIGH level triggering method is used. It is mainly identified from the straight lead from the clock input. Take a look at the symbolic representation shown below.



# Low Level Triggering

When a flip flop is required to respond at its LOW state, a LOW level triggering method is used.. It is mainly identified from the clock input lead along with a low state indicator bubble. Take a look at the symbolic representation shown below.



# Conversion of one flip flop to another

# SR to JK flip flop



#### S-R Flip Flop to J-K Flip Flop

Conversion Table

| J-K Inputs |   | Outputs |      | S-R Inputs |   |
|------------|---|---------|------|------------|---|
| 3          | K | Qn      | Qn+1 | S          | R |
| 0          | 0 | 0       | 0    | 0          | × |
| 0          | 0 | 1       | 1    | ×          | 0 |
| О          | 1 | 0       | 0    | 0          | × |
| 0          | 1 | 1       | 0    | 0          | 1 |
| 1          | 0 | 0       | 1    | 1          | 0 |
| 1          | 0 | 1       | 1    | ×          | 0 |
| 1          | 1 | 0       | 1    | 1          | 0 |
| 1          | 1 | 1       | 0    | 0          | 1 |







K-Map

# JK to SR flip flop

### J-K Flip Flop to S-R Flip Flop

| P   |     |     | <br>L I |   |
|-----|-----|-----|---------|---|
| Con | ver | SIO | DI      | e |

| S-RI | nputs<br>R | Out<br>Qn | puts<br>Qn+1 | <u>ј-к</u><br>ј | Inputs<br>K |
|------|------------|-----------|--------------|-----------------|-------------|
| 0    | 0          | 0         | 0            | 0               | ×           |
| 0    | 0          | 1         | 1            | ×               | 0           |
| 0    | 1          | 0         | 0            | 0               | ×           |
| O    | 1          | 1         | O            | ×               | 1           |
| 1    | 0          | 0         | 1            | 1               | ×           |
| 1    | 0          | 1         | 1            | X               | 0           |
| 1    | 1          | Invalid   |              | Dor             | nt care     |
| 1    | 1          | Invalid   |              | Dor             | nt care     |



Logic Diagram











# SR to D flip flop

## S-R Flip Flop to D Flip Flop



# JK to T flip flop

# J-K Flip Flop to T Flip Flop





